LOG IN
SIGN UP
Tech Job Finder - Find Software, Technology Sales and Product Manager Jobs.
Sign In
OR continue with e-mail and password
E-mail address
Password
Don't have an account?
Reset password
Join Tech Job Finder
OR continue with e-mail and password
E-mail address
First name
Last name
Username
Password
Confirm Password
How did you hear about us?
By signing up, you agree to our Terms & Conditions and Privacy Policy.

ISP Silicon Design Verification Engineer (DV)

at Advanced Micro Devices

Back to all C/C++ jobs
A
Industry not specified

ISP Silicon Design Verification Engineer (DV)

at Advanced Micro Devices

Mid LevelNo visa sponsorshipC/C++/C#

Posted 2 hours ago

No clicks

Compensation
Not specified TWD

Currency: TWD

City
Not specified
Country
Not specified

AMD Image Signal Processing team seeks a senior staff engineer to lead IP verification for ISP/VPE subsystems in future SoCs. The role involves building C/C++ models, test benches, and monitors; performing block and IP-subsystem verification; and driving pre/post-silicon debugging with cross-functional teams (Architect, Algorithm, Design, Verification, Firmware, FPGA). You will compose ASIC-specific test plans, maintain verification environments, and develop scripts to improve flow efficiency, while collaborating with global teams to deliver end-to-end chip designs. Requires strong background in image signal processing and ASIC DV flow.

WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. THE ROLE: AMD Image Signal Processing team is looking for a senior staff engineer responsible for IP verification work for AMD future products. He/she will be a key technical member in the verification team and co-work with different functional teams (Architect, Algorithm, Design, Verification, Firmware, etc.) to deliver AMD ISP/VPE subsystem designs to SoC. He/she will have the opportunity to work with the global teams to develop a chip from end to end and touch industry-advanced design flows, methodologies, and knowledge. THE PERSON: The successful candidate would be hired as senior staff engineer level, with the expectation that they would have minimal 5 years of verification experience in the multimedia, image processing or similar industry. A candidate that has a strong image science background with a focus on image signal processing is highly desirable. KEY RESPONSIBLITIES: Understand hardware architecture and functional block being designed Build C/C++ model for simulation, build test bench and monitors for block test environment Participate in block level and IP subsystem level verification work, simulate and debug the codes in coding stage Compose ASIC specific part of test plan, work with algorithm, firmware and FPGA engineers to prove functional correctness from block level to IP subsystem level Support camera SW, FW and diagnostics team for pre-silicon and post-silicon debugging Maintain verification environment, solve flow issues, and develop scripts to improve flow efficiency. Collaborate and interface with local and global management to make accountable deliverables on time PREFERRED EXPERIENCE: BS-CS/BS-EE with at least 8 years' experience or MS with at least 5 years' experience in ASIC/SoC verification Hand-on experience in all domains of complex ASIC DV flow from plan to coverage Experience with design for verification (assertion based design strategies, code coverage, functional coverage, test plan, gate-level simulation, back-annotation etc.) Good knowledge on verification methodologies like UVM is a big plus Good knowledge of multimedia/video/camera related image processing Experience in power-aware verification is an asset Strong individual analysis, problem solving skills and teamwork attitude Will be a plus if having FPGA validation experience Experience of working with multi-site teams is preferred ACADEMIC CREDENTIALS: Bachelor or Master, major in EE, CS or related area LOCATION: Hsinchu, Taiwan #LI-VJ1 Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process. AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here. This posting is for an existing vacancy.

ISP Silicon Design Verification Engineer (DV)

at Advanced Micro Devices

Back to all C/C++ jobs
A
Industry not specified

ISP Silicon Design Verification Engineer (DV)

at Advanced Micro Devices

Mid LevelNo visa sponsorshipC/C++/C#

Posted 2 hours ago

No clicks

Compensation
Not specified TWD

Currency: TWD

City
Not specified
Country
Not specified

AMD Image Signal Processing team seeks a senior staff engineer to lead IP verification for ISP/VPE subsystems in future SoCs. The role involves building C/C++ models, test benches, and monitors; performing block and IP-subsystem verification; and driving pre/post-silicon debugging with cross-functional teams (Architect, Algorithm, Design, Verification, Firmware, FPGA). You will compose ASIC-specific test plans, maintain verification environments, and develop scripts to improve flow efficiency, while collaborating with global teams to deliver end-to-end chip designs. Requires strong background in image signal processing and ASIC DV flow.

WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. THE ROLE: AMD Image Signal Processing team is looking for a senior staff engineer responsible for IP verification work for AMD future products. He/she will be a key technical member in the verification team and co-work with different functional teams (Architect, Algorithm, Design, Verification, Firmware, etc.) to deliver AMD ISP/VPE subsystem designs to SoC. He/she will have the opportunity to work with the global teams to develop a chip from end to end and touch industry-advanced design flows, methodologies, and knowledge. THE PERSON: The successful candidate would be hired as senior staff engineer level, with the expectation that they would have minimal 5 years of verification experience in the multimedia, image processing or similar industry. A candidate that has a strong image science background with a focus on image signal processing is highly desirable. KEY RESPONSIBLITIES: Understand hardware architecture and functional block being designed Build C/C++ model for simulation, build test bench and monitors for block test environment Participate in block level and IP subsystem level verification work, simulate and debug the codes in coding stage Compose ASIC specific part of test plan, work with algorithm, firmware and FPGA engineers to prove functional correctness from block level to IP subsystem level Support camera SW, FW and diagnostics team for pre-silicon and post-silicon debugging Maintain verification environment, solve flow issues, and develop scripts to improve flow efficiency. Collaborate and interface with local and global management to make accountable deliverables on time PREFERRED EXPERIENCE: BS-CS/BS-EE with at least 8 years' experience or MS with at least 5 years' experience in ASIC/SoC verification Hand-on experience in all domains of complex ASIC DV flow from plan to coverage Experience with design for verification (assertion based design strategies, code coverage, functional coverage, test plan, gate-level simulation, back-annotation etc.) Good knowledge on verification methodologies like UVM is a big plus Good knowledge of multimedia/video/camera related image processing Experience in power-aware verification is an asset Strong individual analysis, problem solving skills and teamwork attitude Will be a plus if having FPGA validation experience Experience of working with multi-site teams is preferred ACADEMIC CREDENTIALS: Bachelor or Master, major in EE, CS or related area LOCATION: Hsinchu, Taiwan #LI-VJ1 Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process. AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here. This posting is for an existing vacancy.

SIMILAR OPPORTUNITIES

No similar jobs available at the moment.