LOG IN
SIGN UP
Tech Job Finder - Find Software, Technology Sales and Product Manager Jobs.
Sign In
OR continue with e-mail and password
E-mail address
Password
Don't have an account?
Reset password
Join Tech Job Finder
OR continue with e-mail and password
E-mail address
First name
Last name
Username
Password
Confirm Password
How did you hear about us?
By signing up, you agree to our Terms & Conditions and Privacy Policy.

Staff Digital Design Engineer

at Advanced Micro Devices

Back to all C/C++ jobs
A
Industry not specified

Staff Digital Design Engineer

at Advanced Micro Devices

Mid LevelNo visa sponsorshipC/C++/C#

Posted 4 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Edinburgh
Country
United Kingdom

Join AMD as a Staff Digital Design Engineer focused on power optimization for high-speed SerDes systems. You will optimize and implement advanced DSP algorithms and circuits for 200+Gbps SerDes to minimize static and dynamic power. Collaborate with architects, hardware and verification engineers to refine low-power DSP features, contribute to RTL development, and help create power-focused test cases and comprehensive documentation. A strong background in digital design, SystemVerilog (RTL), and power analysis at advanced process nodes is preferred.

WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. THE ROLE: This is an outstanding opportunity for an experienced engineer passionate about circuit power optimization to apply their skills to high-speed SerDes (Serializer/Deserializer) systems. As part of a team, you will optimize and implement advanced DSP algorithms and circuits for 200+Gbps SerDes for lowest static and dynamic power consumption. Your work will directly impact the performance of AMD’s next-generation connectivity solutions for markets such as data center networking and wireless telecommunications. KEY RESPONSIBILITIES: Collaborate with architects, hardware engineers and verification engineers to refine and implement low power DSP features for cutting-edge and next-generation SerDes transceivers Contribute to RTL development, using front-end ASIC tools to ensure the highest quality code Contribute to power testcase creation with verification engineers Develop comprehensive documentation detailing power optimization approaches PREFERRED EXPERIENCE: Proven experience in power analysis and optimization of digital logic at advanced process nodes Strong background in digital design techniques, RTL (preferably SystemVerilog) Experience with PowerArtist and/or PPRTL (or equivalent) tools, scripting and flows Familiarity with ASIC front-end design tools and flows, in particular vectored power analysis and gate-level simulation Familiarity with equalization techniques such as FFE, CTLE, DFE or MLSE and their implementation would be an advantage #LI-PL1 #LI-Hybrid #Edinburgh Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process. AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here. This posting is for an existing vacancy.

Staff Digital Design Engineer

at Advanced Micro Devices

Back to all C/C++ jobs
A
Industry not specified

Staff Digital Design Engineer

at Advanced Micro Devices

Mid LevelNo visa sponsorshipC/C++/C#

Posted 4 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Edinburgh
Country
United Kingdom

Join AMD as a Staff Digital Design Engineer focused on power optimization for high-speed SerDes systems. You will optimize and implement advanced DSP algorithms and circuits for 200+Gbps SerDes to minimize static and dynamic power. Collaborate with architects, hardware and verification engineers to refine low-power DSP features, contribute to RTL development, and help create power-focused test cases and comprehensive documentation. A strong background in digital design, SystemVerilog (RTL), and power analysis at advanced process nodes is preferred.

WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. THE ROLE: This is an outstanding opportunity for an experienced engineer passionate about circuit power optimization to apply their skills to high-speed SerDes (Serializer/Deserializer) systems. As part of a team, you will optimize and implement advanced DSP algorithms and circuits for 200+Gbps SerDes for lowest static and dynamic power consumption. Your work will directly impact the performance of AMD’s next-generation connectivity solutions for markets such as data center networking and wireless telecommunications. KEY RESPONSIBILITIES: Collaborate with architects, hardware engineers and verification engineers to refine and implement low power DSP features for cutting-edge and next-generation SerDes transceivers Contribute to RTL development, using front-end ASIC tools to ensure the highest quality code Contribute to power testcase creation with verification engineers Develop comprehensive documentation detailing power optimization approaches PREFERRED EXPERIENCE: Proven experience in power analysis and optimization of digital logic at advanced process nodes Strong background in digital design techniques, RTL (preferably SystemVerilog) Experience with PowerArtist and/or PPRTL (or equivalent) tools, scripting and flows Familiarity with ASIC front-end design tools and flows, in particular vectored power analysis and gate-level simulation Familiarity with equalization techniques such as FFE, CTLE, DFE or MLSE and their implementation would be an advantage #LI-PL1 #LI-Hybrid #Edinburgh Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process. AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here. This posting is for an existing vacancy.

SIMILAR OPPORTUNITIES

No similar jobs available at the moment.