LOG IN
SIGN UP
Tech Job Finder - Find Software, Technology Sales and Product Manager Jobs.
Sign In
OR continue with e-mail and password
E-mail address
Password
Don't have an account?
Reset password
Join Tech Job Finder
OR continue with e-mail and password
E-mail address
First name
Last name
Username
Password
Confirm Password
How did you hear about us?
By signing up, you agree to our Terms & Conditions and Privacy Policy.

Design Verification Engineer, PhD, Early Career

at Alphabet

Back to all C/C++ jobs
A
Industry not specified

Design Verification Engineer, PhD, Early Career

at Alphabet

GraduateNo visa sponsorshipC/C++/C#

Posted 4 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Bengaluru
Country
India

Google seeks a Design Verification Engineer with a PhD for an early-career role in shaping AI/ML hardware acceleration on TPUs. You will collaborate with hardware and software teams to architect, verify, and optimize next-generation TPU technology, including power/performance modeling and design for AI workloads. The role requires a PhD in Electronics/Electrical/Computer Engineering or related fields, with experience in C++, Python, Verilog, and Synopsys/Cadence tools, plus familiarity with accelerator architectures and data-center workloads. Based in Bengaluru, India.

Design Verification Engineer, PhD, Early Career

  • Copy link
  • Email a friend
GoogleBengaluru, Karnataka, India
Mid
  • Copy link
  • Email a friend

Minimum qualifications:

  • PhD degree in Electronics and Communication Engineering, Electrical Engineering, Computer Engineering or related technical field, or equivalent practical experience.
  • Experience in programming languages (e.g., C++, Python, Verilog), Synopsys, Cadence tools.
  • Experience with accelerator architectures and data center workloads.

Preferred qualifications:

  • 2 years of experience in Silicon domain post PhD.
  • Experience with performance modeling tools.
  • Knowledge of arithmetic units, bus architectures, accelerators, or memory hierarchies.
  • Knowledge of high performance and low power design techniques.

About the job

In this role, you will shape the future of AI/ML hardware acceleration as a Silicon Architect/Design Engineer and drive TPU (Tensor Processing Unit) technology that fuels Google's most demanding AI/ML applications. You will collaborate with hardware and software architects and designers to architect, model, analyze, define and design next-generation TPUs. You will have dynamic, multi-faceted responsibilities in areas such as product definition, design, and implementation, collaborating with the Engineering teams to drive the optimal balance between performance, power, features, schedule, and cost.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

Responsibilities

  • Revolutionize Machine Learning (ML) workload characterization and benchmarking, and propose capabilities and optimizations for next-generation TPUs.
  • Develop architecture specifications that meet current and future computing requirements for AI/ML roadmap. Develop architectural and microarchitectural power/performance models, microarchitecture and RTL designs and evaluate quantitative and qualitative performance and power analysis.
  • Partner with hardware design, software, compiler, Machine Learning (ML) model and research teams for effective hardware/software codesign, creating high performance hardware/software interfaces.
  • Develop and adopt advanced AI/ML capabilities, drive accelerated and efficient design verification strategies and implementations.
  • Use AI techniques for faster and optimal physical design convergence -timing, floor planning, power grid and clock tree design etc. Investigate, validate, and optimize DFT, post-silicon test, and debug strategies, contributing to the advancement of silicon bring-up and qualification processes.

Information collected and processed as part of your Google Careers profile, and any job applications you choose to submit is subject to Google's Applicant and Candidate Privacy Policy.

Google is proud to be an equal opportunity and affirmative action employer. We are committed to building a workforce that is representative of the users we serve, creating a culture of belonging, and providing an equal employment opportunity regardless of race, creed, color, religion, gender, sexual orientation, gender identity/expression, national origin, disability, age, genetic information, veteran status, marital status, pregnancy or related condition (including breastfeeding), expecting or parents-to-be, criminal histories consistent with legal requirements, or any other basis protected by law. See also Google's EEO Policy, Know your rights: workplace discrimination is illegal, Belonging at Google, and How we hire.

If you have a need that requires accommodation, please let us know by completing our Accommodations for Applicants form.

Google is a global company and, in order to facilitate efficient collaboration and communication globally, English proficiency is a requirement for all roles unless stated otherwise in the job posting.

To all recruitment agencies: Google does not accept agency resumes. Please do not forward resumes to our jobs alias, Google employees, or any other organization location. Google is not responsible for any fees related to unsolicited resumes.

Design Verification Engineer, PhD, Early Career

at Alphabet

Back to all C/C++ jobs
A
Industry not specified

Design Verification Engineer, PhD, Early Career

at Alphabet

GraduateNo visa sponsorshipC/C++/C#

Posted 4 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Bengaluru
Country
India

Google seeks a Design Verification Engineer with a PhD for an early-career role in shaping AI/ML hardware acceleration on TPUs. You will collaborate with hardware and software teams to architect, verify, and optimize next-generation TPU technology, including power/performance modeling and design for AI workloads. The role requires a PhD in Electronics/Electrical/Computer Engineering or related fields, with experience in C++, Python, Verilog, and Synopsys/Cadence tools, plus familiarity with accelerator architectures and data-center workloads. Based in Bengaluru, India.

Design Verification Engineer, PhD, Early Career

  • Copy link
  • Email a friend
GoogleBengaluru, Karnataka, India
Mid
  • Copy link
  • Email a friend

Minimum qualifications:

  • PhD degree in Electronics and Communication Engineering, Electrical Engineering, Computer Engineering or related technical field, or equivalent practical experience.
  • Experience in programming languages (e.g., C++, Python, Verilog), Synopsys, Cadence tools.
  • Experience with accelerator architectures and data center workloads.

Preferred qualifications:

  • 2 years of experience in Silicon domain post PhD.
  • Experience with performance modeling tools.
  • Knowledge of arithmetic units, bus architectures, accelerators, or memory hierarchies.
  • Knowledge of high performance and low power design techniques.

About the job

In this role, you will shape the future of AI/ML hardware acceleration as a Silicon Architect/Design Engineer and drive TPU (Tensor Processing Unit) technology that fuels Google's most demanding AI/ML applications. You will collaborate with hardware and software architects and designers to architect, model, analyze, define and design next-generation TPUs. You will have dynamic, multi-faceted responsibilities in areas such as product definition, design, and implementation, collaborating with the Engineering teams to drive the optimal balance between performance, power, features, schedule, and cost.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

Responsibilities

  • Revolutionize Machine Learning (ML) workload characterization and benchmarking, and propose capabilities and optimizations for next-generation TPUs.
  • Develop architecture specifications that meet current and future computing requirements for AI/ML roadmap. Develop architectural and microarchitectural power/performance models, microarchitecture and RTL designs and evaluate quantitative and qualitative performance and power analysis.
  • Partner with hardware design, software, compiler, Machine Learning (ML) model and research teams for effective hardware/software codesign, creating high performance hardware/software interfaces.
  • Develop and adopt advanced AI/ML capabilities, drive accelerated and efficient design verification strategies and implementations.
  • Use AI techniques for faster and optimal physical design convergence -timing, floor planning, power grid and clock tree design etc. Investigate, validate, and optimize DFT, post-silicon test, and debug strategies, contributing to the advancement of silicon bring-up and qualification processes.

Information collected and processed as part of your Google Careers profile, and any job applications you choose to submit is subject to Google's Applicant and Candidate Privacy Policy.

Google is proud to be an equal opportunity and affirmative action employer. We are committed to building a workforce that is representative of the users we serve, creating a culture of belonging, and providing an equal employment opportunity regardless of race, creed, color, religion, gender, sexual orientation, gender identity/expression, national origin, disability, age, genetic information, veteran status, marital status, pregnancy or related condition (including breastfeeding), expecting or parents-to-be, criminal histories consistent with legal requirements, or any other basis protected by law. See also Google's EEO Policy, Know your rights: workplace discrimination is illegal, Belonging at Google, and How we hire.

If you have a need that requires accommodation, please let us know by completing our Accommodations for Applicants form.

Google is a global company and, in order to facilitate efficient collaboration and communication globally, English proficiency is a requirement for all roles unless stated otherwise in the job posting.

To all recruitment agencies: Google does not accept agency resumes. Please do not forward resumes to our jobs alias, Google employees, or any other organization location. Google is not responsible for any fees related to unsolicited resumes.

SIMILAR OPPORTUNITIES

No similar jobs available at the moment.