LOG IN
SIGN UP
Tech Job Finder - Find Software, Technology Sales and Product Manager Jobs.
Sign In
OR continue with e-mail and password
E-mail address
Password
Don't have an account?
Reset password
Join Tech Job Finder
OR continue with e-mail and password
E-mail address
First name
Last name
Username
Password
Confirm Password
How did you hear about us?
By signing up, you agree to our Terms & Conditions and Privacy Policy.

ASIC Design Engineering Intern - 2026

at Nvidia

Back to all C/C++ jobs
N
Industry not specified

ASIC Design Engineering Intern - 2026

at Nvidia

InternshipNo visa sponsorshipC/C++/C#

Posted 12 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Shanghai
Country
China

NVIDIA is seeking an ASIC Design Engineering intern to help build a more powerful PMU IP. The role involves collaborating with IP/system architects to define the micro-architecture for new features and updating the PMU IP to be reusable across different chips. Ideal candidates are pursuing a master's degree in Electronic Science & Technology or related fields, with experience in Verilog and scripting (Perl/Python) and C/C++, and able to commit 3+ days per week. The internship focuses on hardware-software co-design for PMU in NVIDIA's chips (Shanghai).

NVIDIA builds the world's largest chips. As the chip size grows larger and larger, power efficiency become more and more important, whether the chip is used in datacenter, in cars, in PCs, and in robots. We design a PMU IP starting from 17y ago to help making the chip always working in the best efficient way for both idle scenarios and active scenarios. The PMU IP is composed by a RISC-V core and various of custom designed control logics. The HW logic collects the status from the entire chip, processing the data, and co-work with SW running on the RISC-V core to determine the best operation point. As the PMU design becomes more and more complicated and used in more and more chips, we are hiring a ASIC Design Engineer to help building a more powerful PMU.

What you'll be doing:

  • Work with IP/system-level architect to define the micro-arch of new features.

  • Update the existing PMU IP micro-architecture to make it more easily to be leveraged by different chip.

What we need to see:

  • Pursuing Master degree and major in Electronic science & technology or related fields.

  • Self-driving, active thinking and problem solving.

  • Familiar with Verilog, perl (or python) script. Familiar with C/C++.

  • 3d+ per week working day during the entire internship.

NVIDIA is widely considered to be one of the technology world’s most desirable employers. We have some of the most forward-thinking and hardworking people in the world working for us. If you're creative and autonomous, we want to hear from you!

ASIC Design Engineering Intern - 2026

at Nvidia

Back to all C/C++ jobs
N
Industry not specified

ASIC Design Engineering Intern - 2026

at Nvidia

InternshipNo visa sponsorshipC/C++/C#

Posted 12 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Shanghai
Country
China

NVIDIA is seeking an ASIC Design Engineering intern to help build a more powerful PMU IP. The role involves collaborating with IP/system architects to define the micro-architecture for new features and updating the PMU IP to be reusable across different chips. Ideal candidates are pursuing a master's degree in Electronic Science & Technology or related fields, with experience in Verilog and scripting (Perl/Python) and C/C++, and able to commit 3+ days per week. The internship focuses on hardware-software co-design for PMU in NVIDIA's chips (Shanghai).

NVIDIA builds the world's largest chips. As the chip size grows larger and larger, power efficiency become more and more important, whether the chip is used in datacenter, in cars, in PCs, and in robots. We design a PMU IP starting from 17y ago to help making the chip always working in the best efficient way for both idle scenarios and active scenarios. The PMU IP is composed by a RISC-V core and various of custom designed control logics. The HW logic collects the status from the entire chip, processing the data, and co-work with SW running on the RISC-V core to determine the best operation point. As the PMU design becomes more and more complicated and used in more and more chips, we are hiring a ASIC Design Engineer to help building a more powerful PMU.

What you'll be doing:

  • Work with IP/system-level architect to define the micro-arch of new features.

  • Update the existing PMU IP micro-architecture to make it more easily to be leveraged by different chip.

What we need to see:

  • Pursuing Master degree and major in Electronic science & technology or related fields.

  • Self-driving, active thinking and problem solving.

  • Familiar with Verilog, perl (or python) script. Familiar with C/C++.

  • 3d+ per week working day during the entire internship.

NVIDIA is widely considered to be one of the technology world’s most desirable employers. We have some of the most forward-thinking and hardworking people in the world working for us. If you're creative and autonomous, we want to hear from you!

SIMILAR OPPORTUNITIES

No similar jobs available at the moment.