LOG IN
SIGN UP
Tech Job Finder - Find Software, Technology Sales and Product Manager Jobs.
Sign In
OR continue with e-mail and password
E-mail address
Password
Don't have an account?
Reset password
Join Tech Job Finder
OR continue with e-mail and password
E-mail address
First name
Last name
Username
Password
Confirm Password
How did you hear about us?
By signing up, you agree to our Terms & Conditions and Privacy Policy.

Senior Custom SOC IP Verification Engineer

at Nvidia

Back to all C/C++ jobs
N
Industry not specified

Senior Custom SOC IP Verification Engineer

at Nvidia

Mid LevelNo visa sponsorshipC/C++/C#

Posted 12 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Not specified
Country
China

Lead Senior role to verify NVIDIA's NVLink Fusion semi-custom ASICs/IP at IP and SOC levels. Responsible for ASIC design verification, reference model development and integration, and driving first-pass verification plans across architecture reviews. Contributes to verification methodology, functional and code coverage closure, and complex testbench development (UVM, C++). Collaborates with IP development teams, Architecture, SW/FW, Design, and Modeling to define verification strategy and support IP identification, selection, and licensing.

NVIDIA NVLink Fusion delivers industry-leading AI scale-up and scale-out performance with NVIDIA technology plus semi-custom ASICs or CPUs . NVIDIA is seeking a Senior Custom SOC/IP Verification Engineer to verify the next generation NVLink Fusion semi-custom silicon. We are looking for special individuals with passion and desire to deliver innovative products. If you are a motivated individual that understands how complex SOC and IPs are built, and understand various development cycles, this is your place to be.

What you'll be doing:

  • Responsible for ASIC design verification for various IPs at IP and SOC levels

  • Responsible for reference model development and integration

  • Participate in IP/SOC architecture, micro-architecture reviews, interface with Architecture, SW/FW, Design, and Modeling to work out comprehensive first-time right verification plans

  • Contribute to the innovative verification methodology development, functional and code coverage closure.

  • Work on the complex TB creation, direct/random tests and drive the function and coverage to closure.

  • Contribute to the development of silicon and platform verification strategy and methodology

  • Triage the fail on SOC level with SOCV/EMU/SW team

  • Collaborate with IP development teams, and participate in, and support soft and hard IP identification, selection, and IP licensing

What we need to see:

  • Clear understanding of complexities involved with various design verification tools, including Synopsys VCS or Cadence Xcelium Simulator, Verdi, JasperGold or VC Formal

  • Track record of first-pass success in ASIC Development

  • B.S. or M.S. degree in Computer Engineering or Electrical Engineering

  • Experience working across multiple projects and adjusting priorities in partnership with stakeholders

  • 5+ years of experience owning processing ASIC, IP or SoC design verification

  • Experience managing and delivering complex mixed language UVM and C++ testbenches

  • Ability to interpret functional specs and creating comprehensive test plans

  • Ability to write directed and constraint random test to achieve coverage-driven verification closure

  • Strong programming skills in C++/SystemC. Familiar with the GDB debugging.

  • Experience developing tools and infrastructure using Perl or Python

Ways to stand out from the crowd:

  • Hands-on experience with AMBA protocols such as AXI, ACE, CHI, etc.

  • Hands-on experience with complex subsystems in new technologies like ARM CPU complex, LPDDR, HBM, GPU’s, UCIE, PCIE or Network on chip and with performance verification

Senior Custom SOC IP Verification Engineer

at Nvidia

Back to all C/C++ jobs
N
Industry not specified

Senior Custom SOC IP Verification Engineer

at Nvidia

Mid LevelNo visa sponsorshipC/C++/C#

Posted 12 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Not specified
Country
China

Lead Senior role to verify NVIDIA's NVLink Fusion semi-custom ASICs/IP at IP and SOC levels. Responsible for ASIC design verification, reference model development and integration, and driving first-pass verification plans across architecture reviews. Contributes to verification methodology, functional and code coverage closure, and complex testbench development (UVM, C++). Collaborates with IP development teams, Architecture, SW/FW, Design, and Modeling to define verification strategy and support IP identification, selection, and licensing.

NVIDIA NVLink Fusion delivers industry-leading AI scale-up and scale-out performance with NVIDIA technology plus semi-custom ASICs or CPUs . NVIDIA is seeking a Senior Custom SOC/IP Verification Engineer to verify the next generation NVLink Fusion semi-custom silicon. We are looking for special individuals with passion and desire to deliver innovative products. If you are a motivated individual that understands how complex SOC and IPs are built, and understand various development cycles, this is your place to be.

What you'll be doing:

  • Responsible for ASIC design verification for various IPs at IP and SOC levels

  • Responsible for reference model development and integration

  • Participate in IP/SOC architecture, micro-architecture reviews, interface with Architecture, SW/FW, Design, and Modeling to work out comprehensive first-time right verification plans

  • Contribute to the innovative verification methodology development, functional and code coverage closure.

  • Work on the complex TB creation, direct/random tests and drive the function and coverage to closure.

  • Contribute to the development of silicon and platform verification strategy and methodology

  • Triage the fail on SOC level with SOCV/EMU/SW team

  • Collaborate with IP development teams, and participate in, and support soft and hard IP identification, selection, and IP licensing

What we need to see:

  • Clear understanding of complexities involved with various design verification tools, including Synopsys VCS or Cadence Xcelium Simulator, Verdi, JasperGold or VC Formal

  • Track record of first-pass success in ASIC Development

  • B.S. or M.S. degree in Computer Engineering or Electrical Engineering

  • Experience working across multiple projects and adjusting priorities in partnership with stakeholders

  • 5+ years of experience owning processing ASIC, IP or SoC design verification

  • Experience managing and delivering complex mixed language UVM and C++ testbenches

  • Ability to interpret functional specs and creating comprehensive test plans

  • Ability to write directed and constraint random test to achieve coverage-driven verification closure

  • Strong programming skills in C++/SystemC. Familiar with the GDB debugging.

  • Experience developing tools and infrastructure using Perl or Python

Ways to stand out from the crowd:

  • Hands-on experience with AMBA protocols such as AXI, ACE, CHI, etc.

  • Hands-on experience with complex subsystems in new technologies like ARM CPU complex, LPDDR, HBM, GPU’s, UCIE, PCIE or Network on chip and with performance verification

SIMILAR OPPORTUNITIES

No similar jobs available at the moment.