LOG IN
SIGN UP
Tech Job Finder - Find Software, Technology Sales and Product Manager Jobs.
Sign In
OR continue with e-mail and password
E-mail address
Password
Don't have an account?
Reset password
Join Tech Job Finder
OR continue with e-mail and password
E-mail address
First name
Last name
Username
Password
Confirm Password
How did you hear about us?
By signing up, you agree to our Terms & Conditions and Privacy Policy.

Atom CPU Layout Design Intern

at Intel

Back to all Python jobs
Intel logo
Industry not specified

Atom CPU Layout Design Intern

at Intel

InternshipNo visa sponsorshipPython

Posted 18 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Guadalajara
Country
Mexico

Join Intel as an Atom CPU Layout Design Intern in Guadalajara, contributing to the development of next-generation Intel Atom microprocessors. You will support the physical implementation of memory compilers, custom IP blocks, and CPU partitions, tackling complex design tasks within broadly defined parameters. You will collaborate with senior engineers to develop layout methodologies, automation scripts, and custom macros, with opportunities to learn advanced VLSI layout techniques, floorplanning, routing, DRC/LVS, and PPA impact. This internship provides exposure to real product development cycles and prepares you for full-time roles in physical design or CPU design.

Job Details:

Job Description: 

This position requires candidates to upload a resume in English; you are welcome to upload multiple versions of your resume if you prefer but an English version of your resume will be required to be considered for this position.

As an Atom CPU Layout Design Intern, you will be part of a high‑impact engineering team contributing to the development of next‑generation, high‑performance Intel Atom microprocessors. In this role, you will support the physical implementation of memory compilers, custom IP blocks, and CPU partitions. You will work on assignments that are complex, non‑standard, and require strong technical judgment within broadly defined design parameters.

Key Responsibilities

  • Execute physical layout design tasks while ensuring adherence to bestinclass design practices and efficiency standards.
  • Independently assess, plan, and drive complex physical design assignments from definition through completion.
  • Collaborate with senior engineers to develop layout methodologies, automation scripts, and custom macros (experience or interest in scripting is a plus).

Behavioral Traits

  • ProblemSolving Mindset: Approaches complex technical challenges with curiosity, creativity, and structured analytical thinking.
  • Attention to Detail: Ability to identify errors, inconsistencies, and opportunities for optimization in layout work.
  • High Learning: Willingness to quickly absorb new technical concepts and apply them to real design challenges.
  • Team Collaboration: Comfortable working with cross-disciplinary engineering teams and contributing to shared goals.
  • Proactive Mindset: Takes initiative to propose ideas, ask questions, and seek continuous improvement.
  • Adaptability: Able to manage changing priorities and work effectively on nonstandard, complex assignments.

What You Will Learn

During this internship, you will gain handson experience with:

  • Advanced VLSI layout methodologies used in modern CPU development.
  • Physical implementation flows, including floorplanning, routing, design rule checks (DRC), and layout vs. schematic verification (LVS).
  • EDA tools and automation, learning how to optimize layout productivity and quality through scripting and custom methodologies.
  • Microprocessor architecture fundamentals and how physical design impacts power, performance, and area (PPA).
  • Cross-functional engineering collaboration, working directly with design, architecture, and verification teams.

This internship provides exposure to real product development cycles and prepares students for fulltime roles in physical design, CPU design, or custom circuit layout.

Qualifications:

Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.

Minimum Qualifications:

  • Pursuing a Bachelor's or Master degree in Electrical Engineering, Computer Engineering, Computer Science, or a STEM related field.
  • Advance English level.
  • Must have unrestricted, permanent right to work in Mexico (this role is not eligible for visa or immigration sponsorship).

Preferred Qualifications:

  • 3+ months Coursework, Internship and/or experience in any of the following areas:
  • Familiarity with n VLSI and CMOS logic circuit design
  • Knowledge in Unix/Linux operating systems

A candidate who accepts an offer of employment in Mexico is required to present their own personal identification information and numbers for the following: Mexican Security Number (NSS), Tax Identification Number (RFC) and CURP identification number.

          

Job Type:

Student / Intern

Shift:

Shift 1 (Mexico)

Primary Location: 

Mexico, Guadalajara

Additional Locations:

Business group:

Silicon and Platform Engineering Group (SPE): Deliver breakthrough silicon and platform solutions that deliver industry-leading products today while also defining the next generation of computing experiences.

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

N/A

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

*

ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.

Atom CPU Layout Design Intern

at Intel

Back to all Python jobs
Intel logo
Industry not specified

Atom CPU Layout Design Intern

at Intel

InternshipNo visa sponsorshipPython

Posted 18 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Guadalajara
Country
Mexico

Join Intel as an Atom CPU Layout Design Intern in Guadalajara, contributing to the development of next-generation Intel Atom microprocessors. You will support the physical implementation of memory compilers, custom IP blocks, and CPU partitions, tackling complex design tasks within broadly defined parameters. You will collaborate with senior engineers to develop layout methodologies, automation scripts, and custom macros, with opportunities to learn advanced VLSI layout techniques, floorplanning, routing, DRC/LVS, and PPA impact. This internship provides exposure to real product development cycles and prepares you for full-time roles in physical design or CPU design.

Job Details:

Job Description: 

This position requires candidates to upload a resume in English; you are welcome to upload multiple versions of your resume if you prefer but an English version of your resume will be required to be considered for this position.

As an Atom CPU Layout Design Intern, you will be part of a high‑impact engineering team contributing to the development of next‑generation, high‑performance Intel Atom microprocessors. In this role, you will support the physical implementation of memory compilers, custom IP blocks, and CPU partitions. You will work on assignments that are complex, non‑standard, and require strong technical judgment within broadly defined design parameters.

Key Responsibilities

  • Execute physical layout design tasks while ensuring adherence to bestinclass design practices and efficiency standards.
  • Independently assess, plan, and drive complex physical design assignments from definition through completion.
  • Collaborate with senior engineers to develop layout methodologies, automation scripts, and custom macros (experience or interest in scripting is a plus).

Behavioral Traits

  • ProblemSolving Mindset: Approaches complex technical challenges with curiosity, creativity, and structured analytical thinking.
  • Attention to Detail: Ability to identify errors, inconsistencies, and opportunities for optimization in layout work.
  • High Learning: Willingness to quickly absorb new technical concepts and apply them to real design challenges.
  • Team Collaboration: Comfortable working with cross-disciplinary engineering teams and contributing to shared goals.
  • Proactive Mindset: Takes initiative to propose ideas, ask questions, and seek continuous improvement.
  • Adaptability: Able to manage changing priorities and work effectively on nonstandard, complex assignments.

What You Will Learn

During this internship, you will gain handson experience with:

  • Advanced VLSI layout methodologies used in modern CPU development.
  • Physical implementation flows, including floorplanning, routing, design rule checks (DRC), and layout vs. schematic verification (LVS).
  • EDA tools and automation, learning how to optimize layout productivity and quality through scripting and custom methodologies.
  • Microprocessor architecture fundamentals and how physical design impacts power, performance, and area (PPA).
  • Cross-functional engineering collaboration, working directly with design, architecture, and verification teams.

This internship provides exposure to real product development cycles and prepares students for fulltime roles in physical design, CPU design, or custom circuit layout.

Qualifications:

Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.

Minimum Qualifications:

  • Pursuing a Bachelor's or Master degree in Electrical Engineering, Computer Engineering, Computer Science, or a STEM related field.
  • Advance English level.
  • Must have unrestricted, permanent right to work in Mexico (this role is not eligible for visa or immigration sponsorship).

Preferred Qualifications:

  • 3+ months Coursework, Internship and/or experience in any of the following areas:
  • Familiarity with n VLSI and CMOS logic circuit design
  • Knowledge in Unix/Linux operating systems

A candidate who accepts an offer of employment in Mexico is required to present their own personal identification information and numbers for the following: Mexican Security Number (NSS), Tax Identification Number (RFC) and CURP identification number.

          

Job Type:

Student / Intern

Shift:

Shift 1 (Mexico)

Primary Location: 

Mexico, Guadalajara

Additional Locations:

Business group:

Silicon and Platform Engineering Group (SPE): Deliver breakthrough silicon and platform solutions that deliver industry-leading products today while also defining the next generation of computing experiences.

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

N/A

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

*

ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.

SIMILAR OPPORTUNITIES

No similar jobs available at the moment.