LOG IN
SIGN UP
Tech Job Finder - Find Software, Technology Sales and Product Manager Jobs.
Sign In
OR continue with e-mail and password
E-mail address
Password
Don't have an account?
Reset password
Join Tech Job Finder
OR continue with e-mail and password
E-mail address
First name
Last name
Username
Password
Confirm Password
How did you hear about us?
By signing up, you agree to our Terms & Conditions and Privacy Policy.

ASIC Physical Design Engineer

at Nvidia

Back to all Python jobs
N
Industry not specified

ASIC Physical Design Engineer

at Nvidia

JuniorNo visa sponsorshipPython

Posted 4 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Not specified
Country
Not specified

As an ASIC PD engineer at NVIDIA, you will own the flow from RTL frozen to tape-out, including synthesis, formal verification, constraints creation and validation, and timing closure. You will work on timing budgets, partitioning/floorplanning, and cross-team collaboration to resolve timing issues and achieve tight margins on advanced processes. You will develop and improve the entire timing-closure flow from frontend (pre-layout) to backend (post-layout) and drive flow automation across the design cycle. You will partner with engineering teams to push the efficiency and quality of digital chip implementation.

NVIDIA has been transforming computer graphics, PC gaming, and accelerated computing for more than 25 years. It’s a unique legacy of innovation that’s fueled by great technology—and amazing people. Today, we’re tapping into the unlimited potential of AI to define the next era of computing. An era in which our GPU acts as the brains of computers, robots, and self-driving cars that can understand the world. Doing what’s never been done before takes vision, innovation, and the world’s best talent. As an NVIDIAN, you’ll be immersed in a diverse, supportive environment where everyone is inspired to do their best work. Come join the team and see how you can make a lasting impact on the world.

With the continuous improvement of chip technology, design scale and performance/power ratio, the physical design of digital chips is facing outstanding challenges in high frequency, low power consumption and multiple applications. High efficiency, high quality of the implementation of the construction chip is the guarantee of the company's competitiveness. As an ASIC-PD engineer at NVIDIA, you'll be responsible for the stage from RTL frozen to tape out, include synthesis, formal verification, constraints definition, timing closure/sign off, study on the timing impact of process and related methodology work. You will face the biggest challenge based on the most advanced process on building chips in the world.

What you'll be doing:

  • Chip integration and netlist generation

  • Synthesis

  • RTL/netlist quality check, Formal Verification, constraints creation and validation, timing budget.

  • Work with ASIC team to analyze/resolve special timing issues.

  • Cross-Team collaboration to implement chip partitioning and floorplan

  • Work in conjunction with PR engineers to achieve timing closure for both partition and full chip level; Achieve special mode timing closure, such as io, test, clock, async etc.

  • Function eco creation; Develop and improve entire timing closure flow from frontend (pre-layout) to backend (post-layout)

  • Flow automation development for above areas; Methodology in any of above areas.

What we need to see:

  • MS in EE or Microelectronics is preferred

  • 2+ years of project experience in IC design implementation

  • Courses taken in circuit design, digital design

  • Hand-on experience in EDA software from Synopsys (DC/PT/Formality), Cadence (RC compiler/LEC) is helpful

  • Proficient user of Python or TCL is helpful

  • Proficient in English reading and writing

With competitive salaries and a generous benefits package, NVIDIA is widely considered to be one of the most desirable employers in the world. We have some of the most brilliant and talented people in the world working for us. If you are creative, autonomous and love a challenge, we want to hear from you. We are an equal opportunity employer and value diversity at our company. We do not discriminate on the basis of race, religion, color, national origin, gender, sexual orientation, age, marital status, veteran status, or disability status.

ASIC Physical Design Engineer

at Nvidia

Back to all Python jobs
N
Industry not specified

ASIC Physical Design Engineer

at Nvidia

JuniorNo visa sponsorshipPython

Posted 4 hours ago

No clicks

Compensation
Not specified

Currency: Not specified

City
Not specified
Country
Not specified

As an ASIC PD engineer at NVIDIA, you will own the flow from RTL frozen to tape-out, including synthesis, formal verification, constraints creation and validation, and timing closure. You will work on timing budgets, partitioning/floorplanning, and cross-team collaboration to resolve timing issues and achieve tight margins on advanced processes. You will develop and improve the entire timing-closure flow from frontend (pre-layout) to backend (post-layout) and drive flow automation across the design cycle. You will partner with engineering teams to push the efficiency and quality of digital chip implementation.

NVIDIA has been transforming computer graphics, PC gaming, and accelerated computing for more than 25 years. It’s a unique legacy of innovation that’s fueled by great technology—and amazing people. Today, we’re tapping into the unlimited potential of AI to define the next era of computing. An era in which our GPU acts as the brains of computers, robots, and self-driving cars that can understand the world. Doing what’s never been done before takes vision, innovation, and the world’s best talent. As an NVIDIAN, you’ll be immersed in a diverse, supportive environment where everyone is inspired to do their best work. Come join the team and see how you can make a lasting impact on the world.

With the continuous improvement of chip technology, design scale and performance/power ratio, the physical design of digital chips is facing outstanding challenges in high frequency, low power consumption and multiple applications. High efficiency, high quality of the implementation of the construction chip is the guarantee of the company's competitiveness. As an ASIC-PD engineer at NVIDIA, you'll be responsible for the stage from RTL frozen to tape out, include synthesis, formal verification, constraints definition, timing closure/sign off, study on the timing impact of process and related methodology work. You will face the biggest challenge based on the most advanced process on building chips in the world.

What you'll be doing:

  • Chip integration and netlist generation

  • Synthesis

  • RTL/netlist quality check, Formal Verification, constraints creation and validation, timing budget.

  • Work with ASIC team to analyze/resolve special timing issues.

  • Cross-Team collaboration to implement chip partitioning and floorplan

  • Work in conjunction with PR engineers to achieve timing closure for both partition and full chip level; Achieve special mode timing closure, such as io, test, clock, async etc.

  • Function eco creation; Develop and improve entire timing closure flow from frontend (pre-layout) to backend (post-layout)

  • Flow automation development for above areas; Methodology in any of above areas.

What we need to see:

  • MS in EE or Microelectronics is preferred

  • 2+ years of project experience in IC design implementation

  • Courses taken in circuit design, digital design

  • Hand-on experience in EDA software from Synopsys (DC/PT/Formality), Cadence (RC compiler/LEC) is helpful

  • Proficient user of Python or TCL is helpful

  • Proficient in English reading and writing

With competitive salaries and a generous benefits package, NVIDIA is widely considered to be one of the most desirable employers in the world. We have some of the most brilliant and talented people in the world working for us. If you are creative, autonomous and love a challenge, we want to hear from you. We are an equal opportunity employer and value diversity at our company. We do not discriminate on the basis of race, religion, color, national origin, gender, sexual orientation, age, marital status, veteran status, or disability status.

SIMILAR OPPORTUNITIES

No similar jobs available at the moment.