Physical Design Engineer
at Nvidia
Posted 4 hours ago
No clicks
- Compensation
- Not specified
- City
- Not specified
- Country
- Taiwan
Currency: Not specified
We are seeking a VLSI Physical Design Engineer in NVIDIA's Hsinchu, Taiwan team to work on GPU and mobile chip designs using leading process technology and EDA tools. You will participate in full chip floorplanning, power/clock distribution, timing optimization, place-and-route, timing closure, power and signal integrity analysis, and physical verification, troubleshooting a wide range of complex design and flow issues. You will collaborate with RTL, DFT and circuit designers to ensure high-quality design implementation. The role requires at least 2+ years of experience in clock/power distribution, P&R, timing closure, RC extraction, and verification on advanced technology nodes.
We are now looking for VLSI Physical Design Engineers in Hsinchu office, Taiwan. We utilize latest process technology, advanced EDA tools, and sophisticated design methodology. We always work on the most challenging designs, and push for performance limit.
What you’ll be doing:
A senior role in physical design for NVIDIA GPU and Mobile chips.
Participate in various aspects of physical design, including full chip floorplanning, power/clock distribution, timing optimization, place & route, timing closure, power/signal integrity analysis, and physical verification. Troubleshoot a wide variety of design and flow complicated issues, and apply proactive intervention.
Collaborate with RTL, DFT and Circuit designers to ensure high quality of design implementation.
What we need to see:
BS in Engineering or Science or equivalent experience
Power user of EDA tools from Synopsys (ICC2/DC/PT/STAR-RC), Cadence (EDI/Innovus/Voltus) or Ansys (Redhawk)
Experience in Clock/Power Distribution, P&R, Timing closure, RC Extraction, and verification on advanced technology nodes
2+ years of experience in above areas
Ways to stand out from the crowd:
MS in Engineering or Science
Knowledge in FinFET technology, circuit design, and package design
Experience in physical verification tools from Synopsys (ICV) or Mentor (Calibre)
Proficiency in Perl, Python, TCL and Makefile scripts

